Last updated: 2023/05/04

## 9.4 Example Problems

## **Timing Diagrams**

1. Draw a timing diagram for Z(A, B, C) = (A'B + B'C). Inverters have a propagation delay of 2 ns and AND and OR gates have a propagation delay of 5 ns. The input signals are shown in figure 9.5.



Figure 9.5: Input signals for timing diagram questions 1 and 2.

2. Draw a timing diagram for  $F(A, B, C) = (B \oplus C)(A + C)$ . AND gates have a delay of 2 ns, OR gates have a delay of 3 ns, and XOR gates have a delay of 5 ns. The input signals are shown in figure 9.5.

Last updated: 2023/05/04

The Draw a timing diagram for F(A, B, C, D) = (B' + D')(A + B + C). Inverters have a propagation delay of 2 ns and AND and OR gates have a propagation delay of 5 ns. The input signals are shown in figure 9.6.



Figure 9.6: Input signals for timing diagram questions 3 and 4.

4. Draw a timing diagram for F(A, B, C, D) = A'C'D + A'BC'. All logic gates have a propagation delay of 5 ns. The input signals are shown in figure 9.6.

Last updated: 2023/05/04

5. Look up the datasheet for the 74LS139A 2 to 4 decoder. Although we haven't discussed decoders yet, you will be able to interpret the logic diagram which only uses inverters and NAND gates. Assuming that every logic gate has a delay of 10 ns, draw the output for 1Y1 giving the input signals shown in figure 9.7.



Figure 9.7: Input signals for timing diagram question 5.

## Hazards

1. Find a hazard-free SOP expression for

$$F(A, B, C) = \Sigma m(2, 3, 5, 7).$$

X Find a hazard-free SOP expression for

$$F(A, B, C, D, E) = \sum m(5, 12, 21, 23, 24, 28, 29, 31) + \sum d(6, 7, 14, 15).$$

3. Find a NAND-only hazard-free expression for

$$F(A, B, C, D) = \Sigma m(0, 1, 3, 4, 6, 11) + \Sigma d(8, 12, 13).$$

 $\bigstar$  Find a NOR-only hazard-free expression for F(A,B,C,D)=A'B'D'+AC'D'+ABCD.

 $\bigstar$  Find a NOR-only hazard-free expression for

$$F(A, B, C, D) = \Sigma m(6, 7, 12) + \Sigma d(3, 14).$$